Price history on Walmart.com for

The Springer International Engineering and Computer Science: Optimal VLSI Architectural Synthesis: Area Performance and Testability (Hardcover)

See on Walmart

See product charts right on Walmart.com, with the Waltrack Sidekick Chrome extension
Download Sidekick

Product info

Product Name
The Springer International Engineering and Computer Science: Optimal VLSI Architectural Synthesis: Area Performance and Testability (Hardcover)
Product Description

Although research in architectural synthesis has been conducted for over ten years it has had very little impact on industry. This in our view is due to the inability of current architectural synthesizers to provide area-delay competitive (or optimal ) architectures that will support interfaces to analog asynchronous and other complex processes. They also fail to incorporate testability. The OASIC (optimal architectural synthesis with interface constraints) architectural synthesizer and the CATREE (computer aided trees) synthesizer demonstrate how these problems can be solved. Traditionally architectural synthesis is viewed as NP hard and there- fore most research has involved heuristics. OASIC demonstrates by using an IP approach (using polyhedral analysis) that most input algo- rithms can be synthesized very fast into globally optimal architectures. Since a mathematical model is used complex interface constraints can easily be incorporated and solved. Research in test incorporation has in general been separate from syn- thesis research. This is due to the fact that traditional test research has been at the gate or lower level of design representation. Nevertheless as technologies scale down and complexity of design scales up the push for reducing testing times is increased. On way to deal with this is to incorporate test strategies early in the design process. The second half of this text examines an approach for integrating architectural synthesis with test incorporation. Research showed that test must be considered during synthesis to provide good architectural solutions which minimize Xlll area delay cost functions.

... read more.

Oldest Price
$242.07
Highest Price
$242.07
Lowest Price
$132.22
Last updated
December 6, 2024

Recommended for you

Share this product chart

whatsapp facebook twitter e-mail pinterest

Embed on your website

<iframe width="100%" height="400" scrolling="no" frameborder="no" allow="autoplay" src="https://waltrack.net/product/embed/1788732?ref=embed"></iframe><div style="font-size: 10px; color: #cccccc;line-break: anywhere;word-break: normal;overflow: hidden;white-space: nowrap;text-overflow: ellipsis; font-family: Interstate,sans-serif;font-weight: 100;"><a href="https://waltrack.net?ref=embed" title="Powered by Waltrack" target="_blank" style="color: #cccccc; text-decoration: none;">Powered by Waltrack</a></div>

Get the freshest Walmart deals right in your mailbox.

Every day, both our bots🤖 and our deal finders🕵️ team up and plough through Walmart and our mountains of data in search of the best Walmart deals. 83% of the deals we share are not found anywhere else on the web.

Sign up for our newsletter and we'll email you every time we find great Walmart deals.

We care about the protection of your data. Read our Privacy Policy.